-
Notifications
You must be signed in to change notification settings - Fork 0
/
Copy pathCPUTest.v
109 lines (91 loc) · 1.84 KB
/
CPUTest.v
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
`timescale 1ns / 1ps
/*
* Simple Brainfuck CPU in Verilog.
* Copyright (C) 2011 Sergey Gridasov <[email protected]>
*
* This program is free software: you can redistribute it and/or modify
* it under the terms of the GNU General Public License as published by
* the Free Software Foundation, either version 3 of the License, or
* (at your option) any later version.
*
* This program is distributed in the hope that it will be useful,
* but WITHOUT ANY WARRANTY; without even the implied warranty of
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
* GNU General Public License for more details.
*
* You should have received a copy of the GNU General Public License
* along with this program. If not, see <http://www.gnu.org/licenses/>.
*/
module TestConsole (
input CLK,
input RESET,
input [7:0] IN,
output [7:0] OUT,
output RDA,
input ACK,
input WR,
output RDY
);
reg [3:0] SELREG;
assign OUT = 8'h41 + SELREG;
assign RDA = 1'b1;
assign RDY = 1'b1;
always @ (posedge CLK)
begin
if(RESET)
SELREG <= 8'h00;
else
begin
if(WR)
$write("%c", IN);
if(ACK)
SELREG <= SELREG + 1;
end
end
endmodule
module CPUTest;
// Inputs
reg CLK;
reg RESET;
wire [7:0] CIN;
wire CRDA;
wire CRDY;
// Outputs
wire [7:0] COUT;
wire CACK;
wire CWR;
TestConsole console (
.CLK(CLK),
.RESET(RESET),
.IN(COUT),
.OUT(CIN),
.RDA(CRDA),
.ACK(CACK),
.WR(CWR),
.RDY(CRDY)
);
// Instantiate the Unit Under Test (UUT)
BrainfuckWrapper #(
.IA_WIDTH(12)
) uut (
.CLK(CLK),
.RESET(RESET),
.CIN(CIN),
.COUT(COUT),
.CRDA(CRDA),
.CACK(CACK),
.CWR(CWR),
.CRDY(CRDY)
);
initial begin
// Initialize Inputs
CLK = 1'b1;
RESET = 1'b1;
// Wait 100 ns for global reset to finish
#100;
RESET = 1'b0;
#100;
end
always
#20 CLK <= ~CLK;
endmodule