This repository has been archived by the owner on Aug 7, 2021. It is now read-only.
-
Notifications
You must be signed in to change notification settings - Fork 6
/
nrf51.svd
20978 lines (20654 loc) · 780 KB
/
nrf51.svd
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
236
237
238
239
240
241
242
243
244
245
246
247
248
249
250
251
252
253
254
255
256
257
258
259
260
261
262
263
264
265
266
267
268
269
270
271
272
273
274
275
276
277
278
279
280
281
282
283
284
285
286
287
288
289
290
291
292
293
294
295
296
297
298
299
300
301
302
303
304
305
306
307
308
309
310
311
312
313
314
315
316
317
318
319
320
321
322
323
324
325
326
327
328
329
330
331
332
333
334
335
336
337
338
339
340
341
342
343
344
345
346
347
348
349
350
351
352
353
354
355
356
357
358
359
360
361
362
363
364
365
366
367
368
369
370
371
372
373
374
375
376
377
378
379
380
381
382
383
384
385
386
387
388
389
390
391
392
393
394
395
396
397
398
399
400
401
402
403
404
405
406
407
408
409
410
411
412
413
414
415
416
417
418
419
420
421
422
423
424
425
426
427
428
429
430
431
432
433
434
435
436
437
438
439
440
441
442
443
444
445
446
447
448
449
450
451
452
453
454
455
456
457
458
459
460
461
462
463
464
465
466
467
468
469
470
471
472
473
474
475
476
477
478
479
480
481
482
483
484
485
486
487
488
489
490
491
492
493
494
495
496
497
498
499
500
501
502
503
504
505
506
507
508
509
510
511
512
513
514
515
516
517
518
519
520
521
522
523
524
525
526
527
528
529
530
531
532
533
534
535
536
537
538
539
540
541
542
543
544
545
546
547
548
549
550
551
552
553
554
555
556
557
558
559
560
561
562
563
564
565
566
567
568
569
570
571
572
573
574
575
576
577
578
579
580
581
582
583
584
585
586
587
588
589
590
591
592
593
594
595
596
597
598
599
600
601
602
603
604
605
606
607
608
609
610
611
612
613
614
615
616
617
618
619
620
621
622
623
624
625
626
627
628
629
630
631
632
633
634
635
636
637
638
639
640
641
642
643
644
645
646
647
648
649
650
651
652
653
654
655
656
657
658
659
660
661
662
663
664
665
666
667
668
669
670
671
672
673
674
675
676
677
678
679
680
681
682
683
684
685
686
687
688
689
690
691
692
693
694
695
696
697
698
699
700
701
702
703
704
705
706
707
708
709
710
711
712
713
714
715
716
717
718
719
720
721
722
723
724
725
726
727
728
729
730
731
732
733
734
735
736
737
738
739
740
741
742
743
744
745
746
747
748
749
750
751
752
753
754
755
756
757
758
759
760
761
762
763
764
765
766
767
768
769
770
771
772
773
774
775
776
777
778
779
780
781
782
783
784
785
786
787
788
789
790
791
792
793
794
795
796
797
798
799
800
801
802
803
804
805
806
807
808
809
810
811
812
813
814
815
816
817
818
819
820
821
822
823
824
825
826
827
828
829
830
831
832
833
834
835
836
837
838
839
840
841
842
843
844
845
846
847
848
849
850
851
852
853
854
855
856
857
858
859
860
861
862
863
864
865
866
867
868
869
870
871
872
873
874
875
876
877
878
879
880
881
882
883
884
885
886
887
888
889
890
891
892
893
894
895
896
897
898
899
900
901
902
903
904
905
906
907
908
909
910
911
912
913
914
915
916
917
918
919
920
921
922
923
924
925
926
927
928
929
930
931
932
933
934
935
936
937
938
939
940
941
942
943
944
945
946
947
948
949
950
951
952
953
954
955
956
957
958
959
960
961
962
963
964
965
966
967
968
969
970
971
972
973
974
975
976
977
978
979
980
981
982
983
984
985
986
987
988
989
990
991
992
993
994
995
996
997
998
999
1000
<?xml version="1.0" encoding="utf-8"?>
<!-- File naming: <vendor>_<part/series name>_svd.xml -->
<device schemaVersion="1.1" xmlns:xs="http://www.w3.org/2001/XMLSchema-instance" noNamespaceSchemaLocation="CMSIS-SVD.xsd">
<vendor>Nordic Semiconductor</vendor> <!-- Name for Doxygroup -->
<vendorID>Nordic</vendorID> <!-- Vendor ID -->
<name>nrf51</name> <!-- Official name of part or part series -->
<series>nrf51</series>
<version>522</version> <!-- Version of this description. It is the run of the automatic generation of SUS. -->
<description>nRF51 reference description for radio MCU with ARM 32-bit Cortex-M0 Microcontroller at 16MHz CPU clock</description>
<licenseText>
Copyright (c) 2010 - 2017, Nordic Semiconductor ASA\n
\n
All rights reserved.\n
\n
Redistribution and use in source and binary forms, with or without modification,\n
are permitted provided that the following conditions are met:\n
\n
1. Redistributions of source code must retain the above copyright notice, this\n
list of conditions and the following disclaimer.\n
\n
2. Redistributions in binary form, except as embedded into a Nordic\n
Semiconductor ASA integrated circuit in a product or a software update for\n
such product, must reproduce the above copyright notice, this list of\n
conditions and the following disclaimer in the documentation and/or other\n
materials provided with the distribution.\n
\n
3. Neither the name of Nordic Semiconductor ASA nor the names of its\n
contributors may be used to endorse or promote products derived from this\n
software without specific prior written permission.\n
\n
4. This software, with or without modification, must only be used with a\n
Nordic Semiconductor ASA integrated circuit.\n
\n
5. Any software provided in binary form under this license must not be reverse\n
engineered, decompiled, modified and/or disassembled.\n
\n
THIS SOFTWARE IS PROVIDED BY NORDIC SEMICONDUCTOR ASA "AS IS" AND ANY EXPRESS\n
OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES\n
OF MERCHANTABILITY, NONINFRINGEMENT, AND FITNESS FOR A PARTICULAR PURPOSE ARE\n
DISCLAIMED. IN NO EVENT SHALL NORDIC SEMICONDUCTOR ASA OR CONTRIBUTORS BE\n
LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR\n
CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE\n
GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)\n
HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT\n
LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT\n
OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.\n
</licenseText>
<!-- Register Properties Group -->
<addressUnitBits>8</addressUnitBits> <!-- byte addressable memory -->
<width>32</width> <!-- bus width is 32 bits -->
<size>32</size> <!-- this is the default size (number of bits) of all peripherals
and register that do not define "size" themselves -->
<resetValue>0x00000000</resetValue> <!-- by default all bits of the registers are initialized to 0 on reset -->
<resetMask>0xFFFFFFFF</resetMask> <!-- by default all 32Bits of the registers are used -->
<cpu>
<name>CM0</name>
<revision>r3p1</revision> <!-- CPU Revision r3p1 = 0x2000 -->
<endian>little</endian> <!-- little, big, configurable (headerfile: little, big, configurable (#ifdef compilerflag) -->
<mpuPresent>0</mpuPresent> <!-- Does the CPU has a MPU? {0|1} -->
<fpuPresent>0</fpuPresent> <!-- Does the CPU has a FPU? {0|1} -->
<nvicPrioBits>2</nvicPrioBits> <!-- Number of NVIC Priority Bits {8..2} -->
<vendorSystickConfig>0</vendorSystickConfig> <!-- Does the Vendor has his own Systick Configuration Function? See CMSIS: core_cm3.h -->
</cpu>
<headerSystemFilename>system_nrf51</headerSystemFilename> <!-- System Header File overwrite -->
<headerDefinitionsPrefix>NRF_</headerDefinitionsPrefix> <!-- Prefix for all structs and #defines -->
<vendorExtensions>
<ExampleStackSize>2048</ExampleStackSize> <!-- Default stack size used in Nordic's startup_nrf51.s files. [Byte/decimal] -->
<ExampleHeapSize>2048</ExampleHeapSize> <!-- Default heap size used in Nordic's startup_nrf51.s files. [Byte/decimal] -->
<MaxInterrupts>32</MaxInterrupts> <!-- Number of interrupts used in Nordic's startup_nrf51.s files. [Byte/decimal] -->
</vendorExtensions>
<peripherals>
<peripheral>
<name>POWER</name>
<version>522</version>
<description>Power Control.</description>
<groupName>POWER</groupName>
<baseAddress>0x40000000</baseAddress>
<size>32</size>
<access>read-write</access>
<addressBlock>
<offset>0</offset>
<size>0x1000</size>
<usage>registers</usage>
</addressBlock>
<interrupt>
<name>POWER_CLOCK</name>
<value>0</value>
</interrupt>
<registers>
<register>
<name>TASKS_CONSTLAT</name>
<description>Enable constant latency mode.</description>
<addressOffset>0x078</addressOffset>
<access>write-only</access>
</register>
<register>
<name>TASKS_LOWPWR</name>
<description>Enable low power mode (variable latency).</description>
<addressOffset>0x07C</addressOffset>
<access>write-only</access>
</register>
<register>
<name>EVENTS_POFWARN</name>
<description>Power failure warning.</description>
<addressOffset>0x108</addressOffset>
</register>
<register>
<name>INTENSET</name>
<description>Interrupt enable set register.</description>
<addressOffset>0x304</addressOffset>
<fields>
<field>
<name>POFWARN</name>
<description>Enable interrupt on POFWARN event.</description>
<lsb>2</lsb> <msb>2</msb>
<enumeratedValues>
<usage>read</usage>
<enumeratedValue>
<name>Disabled</name>
<description>Interrupt disabled.</description>
<value>0</value>
</enumeratedValue>
<enumeratedValue>
<name>Enabled</name>
<description>Interrupt enabled.</description>
<value>1</value>
</enumeratedValue>
</enumeratedValues>
<enumeratedValues>
<usage>write</usage>
<enumeratedValue>
<name>Set</name>
<description>Enable interrupt on write.</description>
<value>1</value>
</enumeratedValue>
</enumeratedValues>
</field>
</fields>
</register>
<register>
<name>INTENCLR</name>
<description>Interrupt enable clear register.</description>
<addressOffset>0x308</addressOffset>
<fields>
<field>
<name>POFWARN</name>
<description>Disable interrupt on POFWARN event.</description>
<lsb>2</lsb> <msb>2</msb>
<enumeratedValues>
<usage>read</usage>
<enumeratedValue>
<name>Disabled</name>
<description>Interrupt disabled.</description>
<value>0</value>
</enumeratedValue>
<enumeratedValue>
<name>Enabled</name>
<description>Interrupt enabled.</description>
<value>1</value>
</enumeratedValue>
</enumeratedValues>
<enumeratedValues>
<usage>write</usage>
<enumeratedValue>
<name>Clear</name>
<description>Disable interrupt on write.</description>
<value>1</value>
</enumeratedValue>
</enumeratedValues>
</field>
</fields>
</register>
<register>
<name>RESETREAS</name>
<description>Reset reason.</description>
<addressOffset>0x400</addressOffset>
<fields>
<field>
<name>RESETPIN</name>
<description>Reset from pin-reset detected.</description>
<lsb>0</lsb> <msb>0</msb>
<enumeratedValues>
<enumeratedValue>
<name>NotDetected</name>
<description>Reset not detected.</description>
<value>0</value>
</enumeratedValue>
<enumeratedValue>
<name>Detected</name>
<description>Reset detected.</description>
<value>1</value>
</enumeratedValue>
</enumeratedValues>
</field>
<field>
<name>DOG</name>
<description>Reset from watchdog detected.</description>
<lsb>1</lsb> <msb>1</msb>
<enumeratedValues>
<enumeratedValue>
<name>NotDetected</name>
<description>Reset not detected.</description>
<value>0</value>
</enumeratedValue>
<enumeratedValue>
<name>Detected</name>
<description>Reset detected.</description>
<value>1</value>
</enumeratedValue>
</enumeratedValues>
</field>
<field>
<name>SREQ</name>
<description>Reset from AIRCR.SYSRESETREQ detected.</description>
<lsb>2</lsb> <msb>2</msb>
<enumeratedValues>
<enumeratedValue>
<name>NotDetected</name>
<description>Reset not detected.</description>
<value>0</value>
</enumeratedValue>
<enumeratedValue>
<name>Detected</name>
<description>Reset detected.</description>
<value>1</value>
</enumeratedValue>
</enumeratedValues>
</field>
<field>
<name>LOCKUP</name>
<description>Reset from CPU lock-up detected.</description>
<lsb>3</lsb> <msb>3</msb>
<enumeratedValues>
<enumeratedValue>
<name>NotDetected</name>
<description>Reset not detected.</description>
<value>0</value>
</enumeratedValue>
<enumeratedValue>
<name>Detected</name>
<description>Reset detected.</description>
<value>1</value>
</enumeratedValue>
</enumeratedValues>
</field>
<field>
<name>OFF</name>
<description>Reset from wake-up from OFF mode detected by the use of DETECT signal from GPIO.</description>
<lsb>16</lsb> <msb>16</msb>
<enumeratedValues>
<enumeratedValue>
<name>NotDetected</name>
<description>Reset not detected.</description>
<value>0</value>
</enumeratedValue>
<enumeratedValue>
<name>Detected</name>
<description>Reset detected.</description>
<value>1</value>
</enumeratedValue>
</enumeratedValues>
</field>
<field>
<name>LPCOMP</name>
<description>Reset from wake-up from OFF mode detected by the use of ANADETECT signal from LPCOMP.</description>
<lsb>17</lsb> <msb>17</msb>
<enumeratedValues>
<enumeratedValue>
<name>NotDetected</name>
<description>Reset not detected.</description>
<value>0</value>
</enumeratedValue>
<enumeratedValue>
<name>Detected</name>
<description>Reset detected.</description>
<value>1</value>
</enumeratedValue>
</enumeratedValues>
</field>
<field>
<name>DIF</name>
<description>Reset from wake-up from OFF mode detected by entering into debug interface mode.</description>
<lsb>18</lsb> <msb>18</msb>
<enumeratedValues>
<enumeratedValue>
<name>NotDetected</name>
<description>Reset not detected.</description>
<value>0</value>
</enumeratedValue>
<enumeratedValue>
<name>Detected</name>
<description>Reset detected.</description>
<value>1</value>
</enumeratedValue>
</enumeratedValues>
</field>
</fields>
</register>
<register>
<name>RAMSTATUS</name>
<description>Ram status register.</description>
<addressOffset>0x428</addressOffset>
<access>read-only</access>
<fields>
<field>
<name>RAMBLOCK0</name>
<description>RAM block 0 status.</description>
<lsb>0</lsb> <msb>0</msb>
<enumeratedValues>
<enumeratedValue>
<name>Off</name>
<description>RAM block 0 is off or powering up.</description>
<value>0</value>
</enumeratedValue>
<enumeratedValue>
<name>On</name>
<description>RAM block 0 is on.</description>
<value>1</value>
</enumeratedValue>
</enumeratedValues>
</field>
<field>
<name>RAMBLOCK1</name>
<description>RAM block 1 status.</description>
<lsb>1</lsb> <msb>1</msb>
<enumeratedValues>
<enumeratedValue>
<name>Off</name>
<description>RAM block 1 is off or powering up.</description>
<value>0</value>
</enumeratedValue>
<enumeratedValue>
<name>On</name>
<description>RAM block 1 is on.</description>
<value>1</value>
</enumeratedValue>
</enumeratedValues>
</field>
<field>
<name>RAMBLOCK2</name>
<description>RAM block 2 status.</description>
<lsb>2</lsb> <msb>2</msb>
<enumeratedValues>
<enumeratedValue>
<name>Off</name>
<description>RAM block 2 is off or powering up.</description>
<value>0</value>
</enumeratedValue>
<enumeratedValue>
<name>On</name>
<description>RAM block 2 is on.</description>
<value>1</value>
</enumeratedValue>
</enumeratedValues>
</field>
<field>
<name>RAMBLOCK3</name>
<description>RAM block 3 status.</description>
<lsb>3</lsb> <msb>3</msb>
<enumeratedValues>
<enumeratedValue>
<name>Off</name>
<description>RAM block 3 is off or powering up.</description>
<value>0</value>
</enumeratedValue>
<enumeratedValue>
<name>On</name>
<description>RAM block 3 is on.</description>
<value>1</value>
</enumeratedValue>
</enumeratedValues>
</field>
</fields>
</register>
<register>
<name>SYSTEMOFF</name>
<description>System off register.</description>
<addressOffset>0x500</addressOffset>
<access>write-only</access>
<fields>
<field>
<name>SYSTEMOFF</name>
<description>Enter system off mode.</description>
<lsb>0</lsb> <msb>0</msb>
<enumeratedValues>
<enumeratedValue>
<name>Enter</name>
<description>Enter system off mode.</description>
<value>1</value>
</enumeratedValue>
</enumeratedValues>
</field>
</fields>
</register>
<register>
<name>POFCON</name>
<description>Power failure configuration.</description>
<addressOffset>0x510</addressOffset>
<fields>
<field>
<name>POF</name>
<description>Power failure comparator enable.</description>
<lsb>0</lsb> <msb>0</msb>
<enumeratedValues>
<enumeratedValue>
<name>Disabled</name>
<description>Disabled.</description>
<value>0</value>
</enumeratedValue>
<enumeratedValue>
<name>Enabled</name>
<description>Enabled.</description>
<value>1</value>
</enumeratedValue>
</enumeratedValues>
</field>
<field>
<name>THRESHOLD</name>
<description>Set threshold level.</description>
<lsb>1</lsb> <msb>2</msb>
<enumeratedValues>
<enumeratedValue>
<name>V21</name>
<description>Set threshold to 2.1Volts.</description>
<value>0x00</value>
</enumeratedValue>
<enumeratedValue>
<name>V23</name>
<description>Set threshold to 2.3Volts.</description>
<value>0x01</value>
</enumeratedValue>
<enumeratedValue>
<name>V25</name>
<description>Set threshold to 2.5Volts.</description>
<value>0x02</value>
</enumeratedValue>
<enumeratedValue>
<name>V27</name>
<description>Set threshold to 2.7Volts.</description>
<value>0x03</value>
</enumeratedValue>
</enumeratedValues>
</field>
</fields>
</register>
<register>
<name>GPREGRET</name>
<description>General purpose retention register. This register is a retained register.</description>
<addressOffset>0x51C</addressOffset>
<fields>
<field>
<name>GPREGRET</name>
<description>General purpose retention register.</description>
<lsb>0</lsb> <msb>7</msb>
</field>
</fields>
</register>
<register>
<name>RAMON</name>
<description>Ram on/off.</description>
<addressOffset>0x524</addressOffset>
<resetValue>0x00000003</resetValue>
<fields>
<field>
<name>ONRAM0</name>
<description>RAM block 0 behaviour in ON mode.</description>
<lsb>0</lsb> <msb>0</msb>
<enumeratedValues>
<enumeratedValue>
<name>RAM0Off</name>
<description>RAM block 0 OFF in ON mode.</description>
<value>0</value>
</enumeratedValue>
<enumeratedValue>
<name>RAM0On</name>
<description>RAM block 0 ON in ON mode.</description>
<value>1</value>
</enumeratedValue>
</enumeratedValues>
</field>
<field>
<name>ONRAM1</name>
<description>RAM block 1 behaviour in ON mode.</description>
<lsb>1</lsb> <msb>1</msb>
<enumeratedValues>
<enumeratedValue>
<name>RAM1Off</name>
<description>RAM block 1 OFF in ON mode.</description>
<value>0</value>
</enumeratedValue>
<enumeratedValue>
<name>RAM1On</name>
<description>RAM block 1 ON in ON mode.</description>
<value>1</value>
</enumeratedValue>
</enumeratedValues>
</field>
<field>
<name>OFFRAM0</name>
<description>RAM block 0 behaviour in OFF mode.</description>
<lsb>16</lsb> <msb>16</msb>
<enumeratedValues>
<enumeratedValue>
<name>RAM0Off</name>
<description>RAM block 0 OFF in OFF mode.</description>
<value>0</value>
</enumeratedValue>
<enumeratedValue>
<name>RAM0On</name>
<description>RAM block 0 ON in OFF mode.</description>
<value>1</value>
</enumeratedValue>
</enumeratedValues>
</field>
<field>
<name>OFFRAM1</name>
<description>RAM block 1 behaviour in OFF mode.</description>
<lsb>17</lsb> <msb>17</msb>
<enumeratedValues>
<enumeratedValue>
<name>RAM1Off</name>
<description>RAM block 1 OFF in OFF mode.</description>
<value>0</value>
</enumeratedValue>
<enumeratedValue>
<name>RAM1On</name>
<description>RAM block 1 ON in OFF mode.</description>
<value>1</value>
</enumeratedValue>
</enumeratedValues>
</field>
</fields>
</register>
<register>
<name>RESET</name>
<description>Pin reset functionality configuration register. This register is a retained register.</description>
<addressOffset>0x544</addressOffset>
<fields>
<field>
<name>RESET</name>
<description>Enable or disable pin reset in debug interface mode.</description>
<lsb>0</lsb> <msb>0</msb>
<enumeratedValues>
<enumeratedValue>
<name>Disabled</name>
<description>Pin reset in debug interface mode disabled.</description>
<value>0</value>
</enumeratedValue>
<enumeratedValue>
<name>Enabled</name>
<description>Pin reset in debug interface mode enabled.</description>
<value>1</value>
</enumeratedValue>
</enumeratedValues>
</field>
</fields>
</register>
<register>
<name>RAMONB</name>
<description>Ram on/off.</description>
<addressOffset>0x554</addressOffset>
<resetValue>0x00000003</resetValue>
<fields>
<field>
<name>ONRAM2</name>
<description>RAM block 2 behaviour in ON mode.</description>
<lsb>0</lsb> <msb>0</msb>
<enumeratedValues>
<enumeratedValue>
<name>RAM2Off</name>
<description>RAM block 2 OFF in ON mode.</description>
<value>0</value>
</enumeratedValue>
<enumeratedValue>
<name>RAM2On</name>
<description>RAM block 2 ON in ON mode.</description>
<value>1</value>
</enumeratedValue>
</enumeratedValues>
</field>
<field>
<name>ONRAM3</name>
<description>RAM block 3 behaviour in ON mode.</description>
<lsb>1</lsb> <msb>1</msb>
<enumeratedValues>
<enumeratedValue>
<name>RAM3Off</name>
<description>RAM block 33 OFF in ON mode.</description>
<value>0</value>
</enumeratedValue>
<enumeratedValue>
<name>RAM3On</name>
<description>RAM block 3 ON in ON mode.</description>
<value>1</value>
</enumeratedValue>
</enumeratedValues>
</field>
<field>
<name>OFFRAM2</name>
<description>RAM block 2 behaviour in OFF mode.</description>
<lsb>16</lsb> <msb>16</msb>
<enumeratedValues>
<enumeratedValue>
<name>RAM2Off</name>
<description>RAM block 2 OFF in OFF mode.</description>
<value>0</value>
</enumeratedValue>
<enumeratedValue>
<name>RAM2On</name>
<description>RAM block 2 ON in OFF mode.</description>
<value>1</value>
</enumeratedValue>
</enumeratedValues>
</field>
<field>
<name>OFFRAM3</name>
<description>RAM block 3 behaviour in OFF mode.</description>
<lsb>17</lsb> <msb>17</msb>
<enumeratedValues>
<enumeratedValue>
<name>RAM3Off</name>
<description>RAM block 3 OFF in OFF mode.</description>
<value>0</value>
</enumeratedValue>
<enumeratedValue>
<name>RAM3On</name>
<description>RAM block 3 ON in OFF mode.</description>
<value>1</value>
</enumeratedValue>
</enumeratedValues>
</field>
</fields>
</register>
<register>
<name>DCDCEN</name>
<description>DCDC converter enable configuration register.</description>
<addressOffset>0x578</addressOffset>
<fields>
<field>
<name>DCDCEN</name>
<description>Enable DCDC converter.</description>
<lsb>0</lsb> <msb>0</msb>
<enumeratedValues>
<enumeratedValue>
<name>Disabled</name>
<description>DCDC converter disabled.</description>
<value>0</value>
</enumeratedValue>
<enumeratedValue>
<name>Enabled</name>
<description>DCDC converter enabled.</description>
<value>1</value>
</enumeratedValue>
</enumeratedValues>
</field>
</fields>
</register>
<register>
<name>DCDCFORCE</name>
<description>DCDC power-up force register.</description>
<addressOffset>0xA08</addressOffset>
<fields>
<field>
<name>FORCEOFF</name>
<description>DCDC power-up force off.</description>
<lsb>0</lsb> <msb>0</msb>
<enumeratedValues>
<enumeratedValue>
<name>NoForce</name>
<description>No force.</description>
<value>0</value>
</enumeratedValue>
<enumeratedValue>
<name>Force</name>
<description>Force.</description>
<value>1</value>
</enumeratedValue>
</enumeratedValues>
</field>
<field>
<name>FORCEON</name>
<description>DCDC power-up force on.</description>
<lsb>1</lsb> <msb>1</msb>
<enumeratedValues>
<enumeratedValue>
<name>NoForce</name>
<description>No force.</description>
<value>0</value>
</enumeratedValue>
<enumeratedValue>
<name>Force</name>
<description>Force.</description>
<value>1</value>
</enumeratedValue>
</enumeratedValues>
</field>
</fields>
</register>
</registers>
</peripheral>
<peripheral>
<name>CLOCK</name>
<version>522</version>
<description>Clock control.</description>
<groupName>CLOCK</groupName>
<baseAddress>0x40000000</baseAddress>
<size>32</size>
<access>read-write</access>
<alternatePeripheral>POWER</alternatePeripheral>
<addressBlock>
<offset>0</offset>
<size>0x1000</size>
<usage>registers</usage>
</addressBlock>
<interrupt>
<name>POWER_CLOCK</name>
<value>0</value>
</interrupt>
<registers>
<register>
<name>TASKS_HFCLKSTART</name>
<description>Start HFCLK clock source.</description>
<addressOffset>0x000</addressOffset>
<access>write-only</access>
</register>
<register>
<name>TASKS_HFCLKSTOP</name>
<description>Stop HFCLK clock source.</description>
<addressOffset>0x004</addressOffset>
<access>write-only</access>
</register>
<register>
<name>TASKS_LFCLKSTART</name>
<description>Start LFCLK clock source.</description>
<addressOffset>0x008</addressOffset>
<access>write-only</access>
</register>
<register>
<name>TASKS_LFCLKSTOP</name>
<description>Stop LFCLK clock source.</description>
<addressOffset>0x00C</addressOffset>
<access>write-only</access>
</register>
<register>
<name>TASKS_CAL</name>
<description>Start calibration of LFCLK RC oscillator.</description>
<addressOffset>0x010</addressOffset>
<access>write-only</access>
</register>
<register>
<name>TASKS_CTSTART</name>
<description>Start calibration timer.</description>
<addressOffset>0x014</addressOffset>
<access>write-only</access>
</register>
<register>
<name>TASKS_CTSTOP</name>
<description>Stop calibration timer.</description>
<addressOffset>0x018</addressOffset>
<access>write-only</access>
</register>
<register>
<name>EVENTS_HFCLKSTARTED</name>
<description>HFCLK oscillator started.</description>
<addressOffset>0x100</addressOffset>
</register>
<register>
<name>EVENTS_LFCLKSTARTED</name>
<description>LFCLK oscillator started.</description>
<addressOffset>0x104</addressOffset>
</register>
<register>
<name>EVENTS_DONE</name>
<description>Calibration of LFCLK RC oscillator completed.</description>
<addressOffset>0x10C</addressOffset>
</register>
<register>
<name>EVENTS_CTTO</name>
<description>Calibration timer timeout.</description>
<addressOffset>0x110</addressOffset>
</register>
<register>
<name>INTENSET</name>
<description>Interrupt enable set register.</description>
<addressOffset>0x304</addressOffset>
<fields>
<field>
<name>HFCLKSTARTED</name>
<description>Enable interrupt on HFCLKSTARTED event.</description>
<lsb>0</lsb> <msb>0</msb>
<enumeratedValues>
<usage>read</usage>
<enumeratedValue>
<name>Disabled</name>
<description>Interrupt disabled.</description>
<value>0</value>
</enumeratedValue>
<enumeratedValue>
<name>Enabled</name>
<description>Interrupt enabled.</description>
<value>1</value>
</enumeratedValue>
</enumeratedValues>
<enumeratedValues>
<usage>write</usage>
<enumeratedValue>
<name>Set</name>
<description>Enable interrupt on write.</description>
<value>1</value>
</enumeratedValue>
</enumeratedValues>
</field>
<field>
<name>LFCLKSTARTED</name>
<description>Enable interrupt on LFCLKSTARTED event.</description>
<lsb>1</lsb> <msb>1</msb>
<enumeratedValues>
<usage>read</usage>
<enumeratedValue>
<name>Disabled</name>
<description>Interrupt disabled.</description>
<value>0</value>
</enumeratedValue>
<enumeratedValue>
<name>Enabled</name>
<description>Interrupt enabled.</description>
<value>1</value>
</enumeratedValue>
</enumeratedValues>
<enumeratedValues>
<usage>write</usage>
<enumeratedValue>
<name>Set</name>
<description>Enable interrupt on write.</description>
<value>1</value>
</enumeratedValue>
</enumeratedValues>
</field>
<field>
<name>DONE</name>
<description>Enable interrupt on DONE event.</description>
<lsb>3</lsb> <msb>3</msb>
<enumeratedValues>
<usage>read</usage>
<enumeratedValue>
<name>Disabled</name>
<description>Interrupt disabled.</description>
<value>0</value>
</enumeratedValue>
<enumeratedValue>
<name>Enabled</name>
<description>Interrupt enabled.</description>
<value>1</value>
</enumeratedValue>
</enumeratedValues>
<enumeratedValues>
<usage>write</usage>
<enumeratedValue>
<name>Set</name>
<description>Enable interrupt on write.</description>
<value>1</value>
</enumeratedValue>
</enumeratedValues>
</field>
<field>
<name>CTTO</name>
<description>Enable interrupt on CTTO event.</description>
<lsb>4</lsb> <msb>4</msb>
<enumeratedValues>
<usage>read</usage>
<enumeratedValue>
<name>Disabled</name>
<description>Interrupt disabled.</description>
<value>0</value>
</enumeratedValue>
<enumeratedValue>
<name>Enabled</name>
<description>Interrupt enabled.</description>
<value>1</value>
</enumeratedValue>
</enumeratedValues>
<enumeratedValues>
<usage>write</usage>
<enumeratedValue>
<name>Set</name>
<description>Enable interrupt on write.</description>
<value>1</value>
</enumeratedValue>
</enumeratedValues>
</field>
</fields>
</register>
<register>
<name>INTENCLR</name>
<description>Interrupt enable clear register.</description>
<addressOffset>0x308</addressOffset>
<fields>
<field>
<name>HFCLKSTARTED</name>
<description>Disable interrupt on HFCLKSTARTED event.</description>
<lsb>0</lsb> <msb>0</msb>
<enumeratedValues>
<usage>read</usage>
<enumeratedValue>
<name>Disabled</name>
<description>Interrupt disabled.</description>
<value>0</value>
</enumeratedValue>
<enumeratedValue>
<name>Enabled</name>
<description>Interrupt enabled.</description>
<value>1</value>
</enumeratedValue>
</enumeratedValues>
<enumeratedValues>
<usage>write</usage>
<enumeratedValue>
<name>Clear</name>
<description>Disable interrupt on write.</description>
<value>1</value>
</enumeratedValue>
</enumeratedValues>
</field>
<field>
<name>LFCLKSTARTED</name>
<description>Disable interrupt on LFCLKSTARTED event.</description>
<lsb>1</lsb> <msb>1</msb>
<enumeratedValues>
<usage>read</usage>
<enumeratedValue>
<name>Disabled</name>
<description>Interrupt disabled.</description>
<value>0</value>
</enumeratedValue>
<enumeratedValue>
<name>Enabled</name>
<description>Interrupt enabled.</description>
<value>1</value>
</enumeratedValue>
</enumeratedValues>
<enumeratedValues>
<usage>write</usage>
<enumeratedValue>
<name>Clear</name>
<description>Disable interrupt on write.</description>
<value>1</value>
</enumeratedValue>
</enumeratedValues>
</field>
<field>
<name>DONE</name>
<description>Disable interrupt on DONE event.</description>
<lsb>3</lsb> <msb>3</msb>
<enumeratedValues>
<usage>read</usage>
<enumeratedValue>
<name>Disabled</name>
<description>Interrupt disabled.</description>
<value>0</value>
</enumeratedValue>
<enumeratedValue>
<name>Enabled</name>
<description>Interrupt enabled.</description>
<value>1</value>
</enumeratedValue>
</enumeratedValues>
<enumeratedValues>
<usage>write</usage>
<enumeratedValue>
<name>Clear</name>
<description>Disable interrupt on write.</description>
<value>1</value>
</enumeratedValue>